# CS & IT ENGINEERING

COMPUTER ORGANIZATION
AND ARCHITECTURE

**Cache Organization** 



Lecture No.- 11

### **Recap of Previous Lecture**









Topic

Array Access with Cache

Topic

Multilevel Cache

## **Topics to be Covered**









Topic Multilevel Cache

Topic Cache Inclusion Policy

Topic Magnetic Disk



#### **Topic: Multilevel Cache**





#### [NAT]



#Q. Consider a 3-level memory hierarchy with L1 cache, L2 cache and a main memory. The hit ratios of L1 is 90% and of L2 is 95%. The access times of L1, L2 and main memory are 15s, 60ns and 350ns respectively. The average memory access time is \_\_\_\_\_ns?





assumption Total 100 times CPU refers mem.



80% references fulfilled from L1 18%, references (1-H1) \* H2

 $(1-H_1)*(1-H_2)$ 

Probability of access

L1 0.8 
$$(80\%) \leftarrow H_1 \leftarrow P_1$$

L2 0.18  $(18\%) \leftarrow (1-H_1)H_2 \leftarrow P_2$ 

MM 0.02  $(2\%) \leftarrow (1-H_1)(1-H_2) \leftarrow P_m$ 

Hierarchical access:
Tang =  $H_1 * t_1 + (1-H_1) \left[ H_2 * (t_1+t_2) + (1-H_2) (t_1+t_2+t_{mm}) \right]$  $= \underbrace{H, t_1}_{\text{Miss}} + \underbrace{(1-H_1)H_2(t_1+t_2)}_{\text{Miss}} + \underbrace{(1-H_1)(1-H_2)(t_1+t_2+t_{mm})}_{\text{Miss}}$   $\underbrace{\text{Miss}}_{\text{In}} + \underbrace{(1-H_1)H_2(t_1+t_2)}_{\text{Miss}} + \underbrace{(1-H_1)(1-H_2)(t_1+t_2+t_{mm})}_{\text{Miss}}$   $\underbrace{\text{Miss}}_{\text{In}} + \underbrace{(1-H_1)H_2(t_1+t_2)}_{\text{Miss}} + \underbrace{(1-H_1)(1-H_2)(t_1+t_2+t_{mm})}_{\text{Miss}}$   $\underbrace{\text{Miss}}_{\text{In}} + \underbrace{(1-H_1)H_2(t_1+t_2)}_{\text{Miss}} + \underbrace{(1-H_1)(1-H_2)(t_1+t_2+t_{mm})}_{\text{Miss}}$  $= P_1 t_1 + P_2 (t_1 + t_2) + P_m (t_1 + t_2 + t_{mm})$ 

Simultaneous access:

Tang = P, \*t, + P2 \*t2 + Pm \*tmm

(1-H1) H2



#Q. Consider a 3-level memory hierarchy with L1 cache, L2 cache and a main memory. The probability of access of L1 is 95%, of L2 is 4.5% and of main memory is 0.5%. The access times of L1, L2 and main memory are 10ns, 50ns and 400ns respectively. The average memory access time is ns?

Tang = 
$$0.95 * 10 + 0.045 * (10+50) + 0.005 * (10+50+400)$$
  
=  $14.5 * ns$  Ans.







Tavg inst = 
$$Hi * ti + (I-Hi) [H_2 * (ti + tz) + (I-Hz)(ti+tz+t_mm)]$$
  
=  $ti + (I-Hi) [tz + (I-Hz)t_mm]$ 

Towa = % of instructeurce \* tong instruction + % of data references \* tong data

#### [NAT]



#Q. The multilevel memory hierarchy is given.



The hit ratio of L1, L2, L3 and main memory are 0.8, 0.9, 0.95 and 1.0 respectively. The access times of respective memories are 10ns, 10ns, 50ns and 500ns. Among total memory references 60% of them are for data.

- 1. Average memory access time for only instructions access  $\Rightarrow 25 \text{ ns}$
- 2. Average memory access time for only data access => 17.5 ns
- 3. Average memory access time ⇒ 20.5 ns

Tang inst<sup>n</sup> = 
$$10 + 0.2 [50 + 0.05 * 500]$$
  
=  $25 \text{ ns}$   
Tang data =  $10 + 0.1 [50 + 0.05 * 500]$   
=  $17.5 \text{ ns}$ 

Tang = 
$$0.4 \times 25 + 0.6 \times 17.5$$
  
=  $20.5 \text{ ns}$ 

[NAT]





#Q. The read access times and the hit ratios for different caches in a memory hierarchy are as given below:

| Cache    | Read access time (in nanoseconds) | Hit Ratio |
|----------|-----------------------------------|-----------|
| I-cache  | 2                                 | 0.8       |
| D=cache  | 2                                 | 0.9       |
| L2-cache | 8                                 | 0.9       |

The read access time of main memory in 90nanoseconds. Assume that the caches use the referred-word-first read policy and the write-back policy. Assume that all the caches are direct mapped caches. Assume that the dirty bit is always 0 for all the blocks in the caches. In execution of a program, 60% of memory reads are for instruction fetch and 40% are for memory operand fetch. The average read access time in nanoseconds (up to 2 decimal places) is \_\_\_\_\_?

Tang inst<sup>n</sup> = 
$$2 + 0.2[8 + 0.1 * 90] = 5.4 \text{ ns}$$
  
Tang data =  $2 + 0.1[8 + 0.1 * 90] = 3.7 \text{ ns}$ 

$$Tavg = 0.6 * 5.4 + 0.4 * 3.7$$

$$= 4.72 ns Ary$$



- Consider a program execution which has 36% instructions for load and #Q. store. The CPI without memory stalls is 2. The program experiences 2% miss for instruction cache and 4% miss for data cache. The cache miss penalty is 200 cycles.
- CPI with memory stalls ⇒ 8.88
- Performance gain (speed up) of perfect cache as compared to cache with stalls

extre goles for inst<sup>ns</sup> = 1 \* 0.02 \* 200 = 4 cycles extre cycles for data = 0.36 \* 0.04 \* 200 = 2.88 cycles

CPI with Cache miss included = 2+4+2.88 = 8.88 cycles



#### **Topic: Cache Inclusion Policy**



Block which are present in 12 or not?



Value inclusion policy:with inclusion of blocks, the value of blocks also must be same.



#### **Topic: Inclusion Policy**



all the blocks which are present in L1 must be present in L2 also.

L2 is all inclusive of L1.



#### **Topic: Inclusion Policy**



for read access

1. Hit in L1 => CPU reads content from L1

- 2. Miss in L1 & Hit in L2 => CPU reads content from L2
  Copy missed block from L2 to L1. If any block evicted from L1,
  then for that there is no role of L2.
- 3. Miss in L1 & Miss in L2 => CPU reads content from mm
  Copy missed block from mm to L2; then from L2 to L1.

  If any block evicted from L1 then there is no any role of L2.



#### **Topic: Exclusion Policy**

blocks which are present in L1 are not present in L2

L2 stores blocks which are replaced (evicted) from L1; hence L2 is called as "victim cache".



#### **Topic: Exclusion Policy**



1. Hit in L1 CPU reads content from L1

- 2. Miss in L1 & Hit in L2 CPV reads content from L2.

  Move (cut & paste) the missed block from L2 to L1. If any block is evicted from L1, then it is moved to L2.
- 3. Miss in L1 & Miss in L2 CPU reads content from mm.

  Copy the missed block from mm to L1. If any block is evicted from L1, then it is moved to L2.



#### 2 mins Summary



Topic

Array Access with Cache

Topic

Multilevel Cache

Topic

Magnetic Disk





# Happy Learning

THANK - YOU